deca_regs.h 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /*! ------------------------------------------------------------------------------------------------------------------
  2. * @file deca_regs.h
  3. * @brief DW1000 Register Definitions
  4. * This file supports assembler and C development for DW1000 enabled devices
  5. *
  6. * @attention
  7. *
  8. * Copyright 2015 (c) DecaWave Ltd, Dublin, Ireland.
  9. *
  10. * All rights reserved.
  11. *
  12. */
  13. #ifndef _DECA_REGS_H_
  14. #define _DECA_REGS_H_
  15. #ifdef __cplusplus
  16. extern "C" {
  17. #endif
  18. #include "deca_version.h"
  19. /****************************************************************************//**
  20. * @brief Bit definitions for register DEV_ID
  21. **/
  22. #define DEV_ID_ID 0x00 /* Device ID register, includes revision info (0xDECA0130) */
  23. #define DEV_ID_LEN (4)
  24. /* mask and shift */
  25. #define DEV_ID_REV_MASK 0x0000000FUL /* Revision */
  26. #define DEV_ID_VER_MASK 0x000000F0UL /* Version */
  27. #define DEV_ID_MODEL_MASK 0x0000FF00UL /* The MODEL identifies the device. The DW1000 is device type 0x01 */
  28. #define DEV_ID_RIDTAG_MASK 0xFFFF0000UL /* Register Identification Tag 0XDECA */
  29. /****************************************************************************//**
  30. * @brief Bit definitions for register EUI_64
  31. **/
  32. #define EUI_64_ID 0x01 /* IEEE Extended Unique Identifier (63:0) */
  33. #define EUI_64_LEN (8)
  34. /****************************************************************************//**
  35. * @brief Bit definitions for register PANADR
  36. **/
  37. #define PANADR_ID 0x03 /* PAN ID (31:16) and Short Address (15:0) */
  38. #define PANADR_LEN (4)
  39. /*mask and shift */
  40. #define PANADR_SHORT_ADDR_MASK 0x0000FFFFUL /* Short Address */
  41. #define PANADR_PAN_ID_MASK 0xFFFF00F0UL /* PAN Identifier */
  42. /****************************************************************************//**
  43. * @brief Bit definitions for register 0x05
  44. **/
  45. #define REG_05_ID_RESERVED 0x05
  46. /****************************************************************************//**
  47. * @brief Bit definitions for register SYS_CFG
  48. **/
  49. #define SYS_CFG_ID 0x04 /* System Configuration (31:0) */
  50. #define SYS_CFG_LEN (4)
  51. /*mask and shift */
  52. #define SYS_CFG_MASK 0xF047FFFFUL /* access mask to SYS_CFG_ID */
  53. #define SYS_CFG_FF_ALL_EN 0x000001FEUL /* Frame filtering options all frames allowed */
  54. /*offset 0 */
  55. #define SYS_CFG_FFE 0x00000001UL /* Frame Filtering Enable. This bit enables the frame filtering functionality */
  56. #define SYS_CFG_FFBC 0x00000002UL /* Frame Filtering Behave as a Co-ordinator */
  57. #define SYS_CFG_FFAB 0x00000004UL /* Frame Filtering Allow Beacon frame reception */
  58. #define SYS_CFG_FFAD 0x00000008UL /* Frame Filtering Allow Data frame reception */
  59. #define SYS_CFG_FFAA 0x00000010UL /* Frame Filtering Allow Acknowledgment frame reception */
  60. #define SYS_CFG_FFAM 0x00000020UL /* Frame Filtering Allow MAC command frame reception */
  61. #define SYS_CFG_FFAR 0x00000040UL /* Frame Filtering Allow Reserved frame types */
  62. #define SYS_CFG_FFA4 0x00000080UL /* Frame Filtering Allow frames with frame type field of 4, (binary 100) */
  63. /*offset 8 */
  64. #define SYS_CFG_FFA5 0x00000100UL /* Frame Filtering Allow frames with frame type field of 5, (binary 101) */
  65. #define SYS_CFG_HIRQ_POL 0x00000200UL /* Host interrupt polarity */
  66. #define SYS_CFG_SPI_EDGE 0x00000400UL /* SPI data launch edge */
  67. #define SYS_CFG_DIS_FCE 0x00000800UL /* Disable frame check error handling */
  68. #define SYS_CFG_DIS_DRXB 0x00001000UL /* Disable Double RX Buffer */
  69. #define SYS_CFG_DIS_PHE 0x00002000UL /* Disable receiver abort on PHR error */
  70. #define SYS_CFG_DIS_RSDE 0x00004000UL /* Disable Receiver Abort on RSD error */
  71. #define SYS_CFG_FCS_INIT2F 0x00008000UL /* initial seed value for the FCS generation and checking function */
  72. /*offset 16 */
  73. #define SYS_CFG_PHR_MODE_00 0x00000000UL /* Standard Frame mode */
  74. #define SYS_CFG_PHR_MODE_11 0x00030000UL /* Long Frames mode */
  75. #define SYS_CFG_DIS_STXP 0x00040000UL /* Disable Smart TX Power control */
  76. #define SYS_CFG_RXM110K 0x00400000UL /* Receiver Mode 110 kbps data rate */
  77. /*offset 24 */
  78. #define SYS_CFG_RXWTOE 0x10000000UL /* Receive Wait Timeout Enable. */
  79. #define SYS_CFG_RXAUTR 0x20000000UL /* Receiver Auto-Re-enable. This bit is used to cause the receiver to re-enable automatically */
  80. #define SYS_CFG_AUTOACK 0x40000000UL /* Automatic Acknowledgement Enable */
  81. #define SYS_CFG_AACKPEND 0x80000000UL /* Automatic Acknowledgement Pending bit control */
  82. /****************************************************************************//**
  83. * @brief Bit definitions for register SYS_TIME
  84. **/
  85. #define SYS_TIME_ID 0x06 /* System Time Counter (40-bit) */
  86. #define SYS_TIME_LEN (5) /* Note 40 bit register */
  87. /****************************************************************************//**
  88. * @brief Bit definitions for register 0x07
  89. **/
  90. #define REG_07_ID_RESERVED 0x07
  91. /****************************************************************************//**
  92. * @brief Bit definitions for register TX_FCTRL
  93. **/
  94. #define TX_FCTRL_ID 0x08 /* Transmit Frame Control */
  95. #define TX_FCTRL_LEN (5) /* Note 40 bit register */
  96. /*masks (low 32 bit) */
  97. #define TX_FCTRL_TFLEN_MASK 0x0000007FUL /* bit mask to access Transmit Frame Length */
  98. #define TX_FCTRL_TFLE_MASK 0x00000380UL /* bit mask to access Transmit Frame Length Extension */
  99. #define TX_FCTRL_FLE_MASK 0x000003FFUL /* bit mask to access Frame Length field */
  100. #define TX_FCTRL_TXBR_MASK 0x00006000UL /* bit mask to access Transmit Bit Rate */
  101. #define TX_FCTRL_TXPRF_MASK 0x00030000UL /* bit mask to access Transmit Pulse Repetition Frequency */
  102. #define TX_FCTRL_TXPSR_MASK 0x000C0000UL /* bit mask to access Transmit Preamble Symbol Repetitions (PSR). */
  103. #define TX_FCTRL_PE_MASK 0x00300000UL /* bit mask to access Preamble Extension */
  104. #define TX_FCTRL_TXPSR_PE_MASK 0x003C0000UL /* bit mask to access Transmit Preamble Symbol Repetitions (PSR). */
  105. #define TX_FCTRL_SAFE_MASK_32 0xFFFFE3FFUL /* FSCTRL has fields which should always be writen zero */
  106. /*offset 0 */
  107. /*offset 8 */
  108. #define TX_FCTRL_TXBR_110k 0x00000000UL /* Transmit Bit Rate = 110k */
  109. #define TX_FCTRL_TXBR_850k 0x00002000UL /* Transmit Bit Rate = 850k */
  110. #define TX_FCTRL_TXBR_6M 0x00004000UL /* Transmit Bit Rate = 6.8M */
  111. #define TX_FCTRL_TXBR_SHFT (13) /* shift to access Data Rate field */
  112. #define TX_FCTRL_TR 0x00008000UL /* Transmit Ranging enable */
  113. #define TX_FCTRL_TR_SHFT (15) /* shift to access Ranging bit */
  114. /*offset 16 */
  115. #define TX_FCTRL_TXPRF_SHFT (16) /* shift to access Pulse Repetition Frequency field */
  116. #define TX_FCTRL_TXPRF_4M 0x00000000UL /* Transmit Pulse Repetition Frequency = 4 Mhz */
  117. #define TX_FCTRL_TXPRF_16M 0x00010000UL /* Transmit Pulse Repetition Frequency = 16 Mhz */
  118. #define TX_FCTRL_TXPRF_64M 0x00020000UL /* Transmit Pulse Repetition Frequency = 64 Mhz */
  119. #define TX_FCTRL_TXPSR_SHFT (18) /* shift to access Preamble Symbol Repetitions field */
  120. #define TX_FCTRL_PE_SHFT (20) /* shift to access Preamble length Extension to allow specification of non-standard values */
  121. #define TX_FCTRL_TXPSR_PE_16 0x00000000UL /* bit mask to access Preamble Extension = 16 */
  122. #define TX_FCTRL_TXPSR_PE_64 0x00040000UL /* bit mask to access Preamble Extension = 64 */
  123. #define TX_FCTRL_TXPSR_PE_128 0x00140000UL /* bit mask to access Preamble Extension = 128 */
  124. #define TX_FCTRL_TXPSR_PE_256 0x00240000UL /* bit mask to access Preamble Extension = 256 */
  125. #define TX_FCTRL_TXPSR_PE_512 0x00340000UL /* bit mask to access Preamble Extension = 512 */
  126. #define TX_FCTRL_TXPSR_PE_1024 0x00080000UL /* bit mask to access Preamble Extension = 1024 */
  127. #define TX_FCTRL_TXPSR_PE_1536 0x00180000UL /* bit mask to access Preamble Extension = 1536 */
  128. #define TX_FCTRL_TXPSR_PE_2048 0x00280000UL /* bit mask to access Preamble Extension = 2048 */
  129. #define TX_FCTRL_TXPSR_PE_4096 0x000C0000UL /* bit mask to access Preamble Extension = 4096 */
  130. /*offset 24 */
  131. #define TX_FCTRL_TXBOFFS_MASK 0xFF000000UL /* bit mask to access Transmit buffer index offset 10-bit field */
  132. /*offset 32 */
  133. #define TX_FCTRL_IFSDELAY_MASK 0xFF00000000ULL /* bit mask to access Inter-Frame Spacing field */
  134. /****************************************************************************//**
  135. * @brief Bit definitions for register TX_BUFFER
  136. **/
  137. #define TX_BUFFER_ID 0x09 /* Transmit Data Buffer */
  138. #define TX_BUFFER_LEN (1024)
  139. /****************************************************************************//**
  140. * @brief Bit definitions for register DX_TIME
  141. **/
  142. #define DX_TIME_ID 0x0A /* Delayed Send or Receive Time (40-bit) */
  143. #define DX_TIME_LEN (5)
  144. /****************************************************************************//**
  145. * @brief Bit definitions for register 0x08
  146. **/
  147. #define REG_0B_ID_RESERVED 0x0B
  148. /****************************************************************************//**
  149. * @brief Bit definitions for register RX_FWTO
  150. **/
  151. #define RX_FWTO_ID 0x0C /* Receive Frame Wait Timeout Period */
  152. #define RX_FWTO_LEN (2) /* doc bug*/
  153. /*mask and shift */
  154. #define RX_FWTO_MASK 0xFFFF
  155. /****************************************************************************//**
  156. * @brief Bit definitions for register SYS_CTRL
  157. **/
  158. #define SYS_CTRL_ID 0x0D /* System Control Register */
  159. #define SYS_CTRL_LEN (4)
  160. /*masks */
  161. #define SYS_CTRL_MASK_32 0x010003CFUL /* System Control Register access mask (all unused fields should always be writen as zero) */
  162. /*offset 0 */
  163. #define SYS_CTRL_SFCST 0x00000001UL /* Suppress Auto-FCS Transmission (on this frame) */
  164. #define SYS_CTRL_TXSTRT 0x00000002UL /* Start Transmitting Now */
  165. #define SYS_CTRL_TXDLYS 0x00000004UL /* Transmitter Delayed Sending (initiates sending when SYS_TIME == TXD_TIME */
  166. #define SYS_CTRL_CANSFCS 0x00000008UL /* Cancel Suppression of auto-FCS transmission (on the current frame) */
  167. #define SYS_CTRL_TRXOFF 0x00000040UL /* Transceiver Off. Force Transciever OFF abort TX or RX immediately */
  168. #define SYS_CTRL_WAIT4RESP 0x00000080UL /* Wait for Response */
  169. /*offset 8 */
  170. #define SYS_CTRL_RXENAB 0x00000100UL /* Enable Receiver Now */
  171. #define SYS_CTRL_RXDLYE 0x00000200UL /* Receiver Delayed Enable (Enables Receiver when SY_TIME[0x??] == RXD_TIME[0x??] CHECK comment*/
  172. /*offset 16 */
  173. /*offset 24 */
  174. #define SYS_CTRL_HSRBTOGGLE 0x01000000UL /* Host side receiver buffer pointer toggle - toggles 0/1 host side data set pointer */
  175. #define SYS_CTRL_HRBT (SYS_CTRL_HSRBTOGGLE)
  176. #define SYS_CTRL_HRBT_OFFSET (3)
  177. /****************************************************************************//**
  178. * @brief Bit definitions for register SYS_MASK
  179. **/
  180. #define SYS_MASK_ID 0x0E /* System Event Mask Register */
  181. #define SYS_MASK_LEN (4)
  182. /*masks */
  183. #define SYS_MASK_MASK_32 0x3FF7FFFEUL /* System Event Mask Register access mask (all unused fields should always be writen as zero) */
  184. /*offset 0 */
  185. #define SYS_MASK_MCPLOCK 0x00000002UL /* Mask clock PLL lock event */
  186. #define SYS_MASK_MESYNCR 0x00000004UL /* Mask clock PLL lock event */
  187. #define SYS_MASK_MAAT 0x00000008UL /* Mask automatic acknowledge trigger event */
  188. #define SYS_MASK_MTXFRB 0x00000010UL /* Mask transmit frame begins event */
  189. #define SYS_MASK_MTXPRS 0x00000020UL /* Mask transmit preamble sent event */
  190. #define SYS_MASK_MTXPHS 0x00000040UL /* Mask transmit PHY Header Sent event */
  191. #define SYS_MASK_MTXFRS 0x00000080UL /* Mask transmit frame sent event */
  192. /*offset 8 */
  193. #define SYS_MASK_MRXPRD 0x00000100UL /* Mask receiver preamble detected event */
  194. #define SYS_MASK_MRXSFDD 0x00000200UL /* Mask receiver SFD detected event */
  195. #define SYS_MASK_MLDEDONE 0x00000400UL /* Mask LDE processing done event */
  196. #define SYS_MASK_MRXPHD 0x00000800UL /* Mask receiver PHY header detect event */
  197. #define SYS_MASK_MRXPHE 0x00001000UL /* Mask receiver PHY header error event */
  198. #define SYS_MASK_MRXDFR 0x00002000UL /* Mask receiver data frame ready event */
  199. #define SYS_MASK_MRXFCG 0x00004000UL /* Mask receiver FCS good event */
  200. #define SYS_MASK_MRXFCE 0x00008000UL /* Mask receiver FCS error event */
  201. /*offset 16 */
  202. #define SYS_MASK_MRXRFSL 0x00010000UL /* Mask receiver Reed Solomon Frame Sync Loss event */
  203. #define SYS_MASK_MRXRFTO 0x00020000UL /* Mask Receive Frame Wait Timeout event */
  204. #define SYS_MASK_MLDEERR 0x00040000UL /* Mask leading edge detection processing error event */
  205. #define SYS_MASK_MRXOVRR 0x00100000UL /* Mask Receiver Overrun event */
  206. #define SYS_MASK_MRXPTO 0x00200000UL /* Mask Preamble detection timeout event */
  207. #define SYS_MASK_MGPIOIRQ 0x00400000UL /* Mask GPIO interrupt event */
  208. #define SYS_MASK_MSLP2INIT 0x00800000UL /* Mask SLEEP to INIT event */
  209. /*offset 24*/
  210. #define SYS_MASK_MRFPLLLL 0x01000000UL /* Mask RF PLL Loosing Lock warning event */
  211. #define SYS_MASK_MCPLLLL 0x02000000UL /* Mask Clock PLL Loosing Lock warning event */
  212. #define SYS_MASK_MRXSFDTO 0x04000000UL /* Mask Receive SFD timeout event */
  213. #define SYS_MASK_MHPDWARN 0x08000000UL /* Mask Half Period Delay Warning event */
  214. #define SYS_MASK_MTXBERR 0x10000000UL /* Mask Transmit Buffer Error event */
  215. #define SYS_MASK_MAFFREJ 0x20000000UL /* Mask Automatic Frame Filtering rejection event */
  216. /****************************************************************************//**
  217. * @brief Bit definitions for register SYS_STATUS
  218. **/
  219. #define SYS_STATUS_ID 0x0F /* System event Status Register */
  220. #define SYS_STATUS_LEN (5) /* Note 40 bit register */
  221. /*masks */
  222. #define SYS_STATUS_MASK_32 0xFFF7FFFFUL /* System event Status Register access mask (all unused fields should always be writen as zero) */
  223. /*offset 0 */
  224. #define SYS_STATUS_IRQS 0x00000001UL /* Interrupt Request Status READ ONLY */
  225. #define SYS_STATUS_CPLOCK 0x00000002UL /* Clock PLL Lock */
  226. #define SYS_STATUS_ESYNCR 0x00000004UL /* External Sync Clock Reset */
  227. #define SYS_STATUS_AAT 0x00000008UL /* Automatic Acknowledge Trigger */
  228. #define SYS_STATUS_TXFRB 0x00000010UL /* Transmit Frame Begins */
  229. #define SYS_STATUS_TXPRS 0x00000020UL /* Transmit Preamble Sent */
  230. #define SYS_STATUS_TXPHS 0x00000040UL /* Transmit PHY Header Sent */
  231. #define SYS_STATUS_TXFRS 0x00000080UL /* Transmit Frame Sent: This is set when the transmitter has completed the sending of a frame */
  232. /*offset 8 */
  233. #define SYS_STATUS_RXPRD 0x00000100UL /* Receiver Preamble Detected status */
  234. #define SYS_STATUS_RXSFDD 0x00000200UL /* Receiver Start Frame Delimiter Detected. */
  235. #define SYS_STATUS_LDEDONE 0x00000400UL /* LDE processing done */
  236. #define SYS_STATUS_RXPHD 0x00000800UL /* Receiver PHY Header Detect */
  237. #define SYS_STATUS_RXPHE 0x00001000UL /* Receiver PHY Header Error */
  238. #define SYS_STATUS_RXDFR 0x00002000UL /* Receiver Data Frame Ready */
  239. #define SYS_STATUS_RXFCG 0x00004000UL /* Receiver FCS Good */
  240. #define SYS_STATUS_RXFCE 0x00008000UL /* Receiver FCS Error */
  241. /*offset 16 */
  242. #define SYS_STATUS_RXRFSL 0x00010000UL /* Receiver Reed Solomon Frame Sync Loss */
  243. #define SYS_STATUS_RXRFTO 0x00020000UL /* Receive Frame Wait Timeout */
  244. #define SYS_STATUS_LDEERR 0x00040000UL /* Leading edge detection processing error */
  245. #define SYS_STATUS_reserved 0x00080000UL /* bit19 reserved */
  246. #define SYS_STATUS_RXOVRR 0x00100000UL /* Receiver Overrun */
  247. #define SYS_STATUS_RXPTO 0x00200000UL /* Preamble detection timeout */
  248. #define SYS_STATUS_GPIOIRQ 0x00400000UL /* GPIO interrupt */
  249. #define SYS_STATUS_SLP2INIT 0x00800000UL /* SLEEP to INIT */
  250. /*offset 24 */
  251. #define SYS_STATUS_RFPLL_LL 0x01000000UL /* RF PLL Losing Lock */
  252. #define SYS_STATUS_CLKPLL_LL 0x02000000UL /* Clock PLL Losing Lock */
  253. #define SYS_STATUS_RXSFDTO 0x04000000UL /* Receive SFD timeout */
  254. #define SYS_STATUS_HPDWARN 0x08000000UL /* Half Period Delay Warning */
  255. #define SYS_STATUS_TXBERR 0x10000000UL /* Transmit Buffer Error */
  256. #define SYS_STATUS_AFFREJ 0x20000000UL /* Automatic Frame Filtering rejection */
  257. #define SYS_STATUS_HSRBP 0x40000000UL /* Host Side Receive Buffer Pointer */
  258. #define SYS_STATUS_ICRBP 0x80000000UL /* IC side Receive Buffer Pointer READ ONLY */
  259. /*offset 32 */
  260. #define SYS_STATUS_RXRSCS 0x0100000000ULL /* Receiver Reed-Solomon Correction Status */
  261. #define SYS_STATUS_RXPREJ 0x0200000000ULL /* Receiver Preamble Rejection */
  262. #define SYS_STATUS_TXPUTE 0x0400000000ULL /* Transmit power up time error */
  263. #define SYS_STATUS_TXERR (0x0408) /* These bits are the 16 high bits of status register TXPUTE and HPDWARN flags */
  264. #define CLEAR_ALLRXGOOD_EVENTS (SYS_STATUS_RXDFR | SYS_STATUS_RXFCG | SYS_STATUS_RXPRD | \
  265. SYS_STATUS_RXSFDD | SYS_STATUS_RXPHD | SYS_STATUS_LDEDONE) /* Clear all RX event flags after a packet reception */
  266. #define CLEAR_DBLBUFF_EVENTS (SYS_STATUS_RXDFR | SYS_STATUS_RXFCG) //| SYS_STATUS_LDEDONE)
  267. #define CLEAR_ALLRXERROR_EVENTS (SYS_STATUS_RXPHE | SYS_STATUS_RXFCE | SYS_STATUS_RXRFSL | \
  268. SYS_STATUS_RXSFDTO | SYS_STATUS_RXRFTO | SYS_STATUS_RXPTO |\
  269. SYS_STATUS_AFFREJ | SYS_STATUS_LDEERR) /* Clear all RX event flags after an rx error */
  270. #define CLEAR_ALLTX_EVENTS (SYS_STATUS_AAT | SYS_STATUS_TXFRB | SYS_STATUS_TXPRS | \
  271. SYS_STATUS_TXPHS | SYS_STATUS_TXFRS ) /* Clear all TX event flags */
  272. /****************************************************************************//**
  273. * @brief Bit definitions for register RX_FINFO
  274. **/
  275. #define RX_FINFO_ID 0x10 /* RX Frame Information (in double buffer set) */
  276. #define RX_FINFO_LEN (4)
  277. /*mask and shift */
  278. #define RX_FINFO_MASK_32 0xFFFFFBFFUL /* System event Status Register access mask (all unused fields should always be writen as zero) */
  279. #define RX_FINFO_RXFLEN_MASK 0x0000007FUL /* Receive Frame Length (0 to 127) */
  280. #define RX_FINFO_RXFLE_MASK 0x00000380UL /* Receive Frame Length Extension (0 to 7)<<7 */
  281. #define RX_FINFO_RXFL_MASK_1023 0x000003FFUL /* Receive Frame Length Extension (0 to 1023) */
  282. #define RX_FINFO_RXNSPL_MASK 0x00001800UL /* Receive Non-Standard Preamble Length */
  283. #define RX_FINFO_RXPSR_MASK 0x000C0000UL /* RX Preamble Repetition. 00 = 16 symbols, 01 = 64 symbols, 10 = 1024 symbols, 11 = 4096 symbols */
  284. #define RX_FINFO_RXPEL_MASK 0x000C1800UL /* Receive Preamble Length = RXPSR+RXNSPL */
  285. #define RX_FINFO_RXPEL_64 0x00040000UL /* Receive Preamble length = 64 */
  286. #define RX_FINFO_RXPEL_128 0x00040800UL /* Receive Preamble length = 128 */
  287. #define RX_FINFO_RXPEL_256 0x00041000UL /* Receive Preamble length = 256 */
  288. #define RX_FINFO_RXPEL_512 0x00041800UL /* Receive Preamble length = 512 */
  289. #define RX_FINFO_RXPEL_1024 0x00080000UL /* Receive Preamble length = 1024 */
  290. #define RX_FINFO_RXPEL_1536 0x00080800UL /* Receive Preamble length = 1536 */
  291. #define RX_FINFO_RXPEL_2048 0x00081000UL /* Receive Preamble length = 2048 */
  292. #define RX_FINFO_RXPEL_4096 0x000C0000UL /* Receive Preamble length = 4096 */
  293. #define RX_FINFO_RXBR_MASK 0x00006000UL /* Receive Bit Rate report. This field reports the received bit rate */
  294. #define RX_FINFO_RXBR_110k 0x00000000UL /* Received bit rate = 110 kbps */
  295. #define RX_FINFO_RXBR_850k 0x00002000UL /* Received bit rate = 850 kbps */
  296. #define RX_FINFO_RXBR_6M 0x00004000UL /* Received bit rate = 6.8 Mbps */
  297. #define RX_FINFO_RXBR_SHIFT (13)
  298. #define RX_FINFO_RNG 0x00008000UL /* Receiver Ranging. Ranging bit in the received PHY header identifying the frame as a ranging packet. */
  299. #define RX_FINFO_RNG_SHIFT (15)
  300. #define RX_FINFO_RXPRF_MASK 0x00030000UL /* RX Pulse Repetition Rate report */
  301. #define RX_FINFO_RXPRF_16M 0x00010000UL /* PRF being employed in the receiver = 16M */
  302. #define RX_FINFO_RXPRF_64M 0x00020000UL /* PRF being employed in the receiver = 64M */
  303. #define RX_FINFO_RXPRF_SHIFT (16)
  304. #define RX_FINFO_RXPACC_MASK 0xFFF00000UL /* Preamble Accumulation Count */
  305. #define RX_FINFO_RXPACC_SHIFT (20)
  306. /****************************************************************************//**
  307. * @brief Bit definitions for register RX_BUFFER
  308. **/
  309. #define RX_BUFFER_ID 0x11 /* Receive Data Buffer (in double buffer set) */
  310. #define RX_BUFFER_LEN (1024)
  311. /****************************************************************************//**
  312. * @brief Bit definitions for register RX_FQUAL
  313. **/
  314. #define RX_FQUAL_ID 0x12 /* Rx Frame Quality information (in double buffer set) */
  315. #define RX_FQUAL_LEN (8) /* note 64 bit register*/
  316. /*mask and shift */
  317. /*offset 0 */
  318. #define RX_EQUAL_STD_NOISE_MASK 0x0000FFFFULL /* Standard Deviation of Noise */
  319. #define RX_EQUAL_STD_NOISE_SHIFT (0)
  320. #define STD_NOISE_MASK RX_EQUAL_STD_NOISE_MASK
  321. #define STD_NOISE_SHIFT RX_EQUAL_STD_NOISE_SHIFT
  322. /*offset 16 */
  323. #define RX_EQUAL_FP_AMPL2_MASK 0xFFFF0000ULL /* First Path Amplitude point 2 */
  324. #define RX_EQUAL_FP_AMPL2_SHIFT (16)
  325. #define FP_AMPL2_MASK RX_EQUAL_FP_AMPL2_MASK
  326. #define FP_AMPL2_SHIFT RX_EQUAL_FP_AMPL2_SHIFT
  327. /*offset 32*/
  328. #define RX_EQUAL_PP_AMPL3_MASK 0x0000FFFF00000000ULL /* First Path Amplitude point 3 */
  329. #define RX_EQUAL_PP_AMPL3_SHIFT (32)
  330. #define PP_AMPL3_MASK RX_EQUAL_PP_AMPL3_MASK
  331. #define PP_AMPL3_SHIFT RX_EQUAL_PP_AMPL3_SHIFT
  332. /*offset 48*/
  333. #define RX_EQUAL_CIR_MXG_MASK 0xFFFF000000000000ULL /* Channel Impulse Response Max Growth */
  334. #define RX_EQUAL_CIR_MXG_SHIFT (48)
  335. #define CIR_MXG_MASK RX_EQUAL_CIR_MXG_MASK
  336. #define CIR_MXG_SHIFT RX_EQUAL_CIR_MXG_SHIFT
  337. /****************************************************************************//**
  338. * @brief Bit definitions for register RX_TTCKI
  339. * The value here is the interval over which the timing offset reported
  340. * in the RXTOFS field of Register file: 0x14 – RX_TTCKO is measured.
  341. * The clock offset is calculated by dividing RXTTCKI by RXTOFS.
  342. * The value in RXTTCKI will take just one of two values depending on the PRF: 0x01F00000 @ 16 MHz PRF,
  343. * and 0x01FC0000 @ 64 MHz PRF.
  344. **/
  345. #define RX_TTCKI_ID 0x13 /* Receiver Time Tracking Interval (in double buffer set) */
  346. #define RX_TTCKI_LEN (4)
  347. /****************************************************************************//**
  348. * @brief Bit definitions for register RX_TTCKO
  349. **/
  350. #define RX_TTCKO_ID 0x14 /* Receiver Time Tracking Offset (in double buffer set) */
  351. #define RX_TTCKO_LEN (5) /* Note 40 bit register */
  352. /*mask and shift */
  353. #define RX_TTCKO_MASK_32 0xFF07FFFFUL /* Receiver Time Tracking Offset access mask (all unused fields should always be writen as zero) */
  354. /*offset 0 */
  355. #define RX_TTCKO_RXTOFS_MASK 0x0007FFFFUL /* RX time tracking offset. This RXTOFS value is a 19-bit signed quantity*/
  356. /*offset 24 */
  357. #define RX_TTCKO_RSMPDEL_MASK 0xFF000000UL /* This 8-bit field reports an internal re-sampler delay value */
  358. /*offset 32 */
  359. #define RX_TTCKO_RCPHASE_MASK 0x7F0000000000ULL /* This 7-bit field reports the receive carrier phase adjustment at time the ranging timestamp is made. */
  360. /****************************************************************************//**
  361. * @brief Bit definitions for register RX_TIME
  362. **/
  363. #define RX_TIME_ID 0x15 /* Receive Message Time of Arrival (in double buffer set) */
  364. #define RX_TIME_LLEN (14)
  365. #define RX_TIME_RX_STAMP_LEN (5) /* read only 5 bytes (the adjusted timestamp (40:0)) */
  366. #define RX_STAMP_LEN RX_TIME_RX_STAMP_LEN
  367. /*mask and shift */
  368. #define RX_TIME_RX_STAMP_OFFSET (0) /* byte 0..4 40 bit Reports the fully adjusted time of reception. */
  369. #define RX_TIME_FP_INDEX_OFFSET (5) /* byte 5..6 16 bit First path index. */
  370. #define RX_TIME_FP_AMPL1_OFFSET (7) /* byte 7..8 16 bit First Path Amplitude point 1 */ /* doc bug */
  371. #define RX_TIME_FP_RAWST_OFFSET (9) /* byte 9..13 40 bit Raw Timestamp for the frame */
  372. /****************************************************************************//**
  373. * @brief Bit definitions for register
  374. **/
  375. #define REG_16_ID_RESERVED 0x16
  376. /****************************************************************************//**
  377. * @brief Bit definitions for register
  378. **/
  379. #define TX_TIME_ID 0x17 /* Transmit Message Time of Sending */
  380. #define TX_TIME_LLEN (10)
  381. #define TX_TIME_TX_STAMP_LEN (5) /* 40-bits = 5 bytes */
  382. #define TX_STAMP_LEN TX_TIME_TX_STAMP_LEN
  383. /*mask and shift */
  384. #define TX_TIME_TX_STAMP_OFFSET (0) /* byte 0..4 40 bit Reports the fully adjusted time of transmission */
  385. #define TX_TIME_TX_RAWST_OFFSET (5) /* byte 5..9 40 bit Raw Timestamp for the frame */
  386. /****************************************************************************//**
  387. * @brief Bit definitions for register TX_ANTD
  388. **/
  389. #define TX_ANTD_ID 0x18 /* 16-bit Delay from Transmit to Antenna */
  390. #define TX_ANTD_LEN (2) /* doc bug */
  391. /****************************************************************************//**
  392. * @brief Bit definitions for register SYS_STATES
  393. * Register map register file 0x19 is reserved
  394. *
  395. **/
  396. #define SYS_STATE_ID 0x19 /* System State information READ ONLY */
  397. #define SYS_STATE_LEN (5)
  398. /****************************************************************************//**
  399. * @brief Bit definitions for register ACK_RESP_T
  400. **/
  401. /* Acknowledge (31:24 preamble symbol delay before auto ACK is sent) and respose (19:0 - unit 1us) timer */
  402. #define ACK_RESP_T_ID 0x1A /* Acknowledgement Time and Response Time */
  403. #define ACK_RESP_T_LEN (4)
  404. /*mask and shift */
  405. #define ACK_RESP_T_MASK 0xFF0FFFFFUL /* Acknowledgement Time and Response access mask */
  406. #define ACK_RESP_T_W4R_TIM_MASK 0x000FFFFFUL /* Wait-for-Response turn-around Time 20 bit field */
  407. #define W4R_TIM_MASK ACK_RESP_T_W4R_TIM_MASK
  408. #define ACK_RESP_T_ACK_TIM_MASK 0xFF000000UL /* Auto-Acknowledgement turn-around Time */
  409. #define ACK_TIM_MASK ACK_RESP_T_ACK_TIM_MASK
  410. /****************************************************************************//**
  411. * @brief Bit definitions for register 0x1B 0x1C
  412. **/
  413. #define REG_1B_ID_RESERVED 0x1B
  414. #define REG_1C_ID_RESERVED 0x1C
  415. /****************************************************************************//**
  416. * @brief Bit definitions for register RX_SNIFF
  417. * Sniff Mode Configuration or Pulsed Preamble Reception Configuration
  418. **/
  419. #define RX_SNIFF_ID 0x1D /* Sniff Mode Configuration */
  420. #define RX_SNIFF_LEN (4)
  421. /*mask and shift */
  422. #define RX_SNIFF_MASK 0x0000FF0FUL /* */
  423. #define RX_SNIFF_SNIFF_ONT_MASK 0x0000000FUL /* SNIFF Mode ON time. Specified in units of PAC */
  424. #define SNIFF_ONT_MASK RX_SNIFF_SNIFF_ONT_MASK
  425. #define RX_SNIFF_SNIFF_OFFT_MASK 0x0000FF00UL /* SNIFF Mode OFF time specified in units of approximately 1mkS, or 128 system clock cycles.*/
  426. #define SNIFF_OFFT_MASK RX_SNIFF_SNIFF_OFFT_MASK
  427. /****************************************************************************//**
  428. * @brief Bit definitions for register TX_POWER
  429. **/
  430. #define TX_POWER_ID 0x1E /* TX Power Control */
  431. #define TX_POWER_LEN (4)
  432. /*mask and shift definition for Smart Transmit Power Control*/
  433. #define TX_POWER_BOOSTNORM_MASK 0x00000000UL /* This is the normal power setting used for frames that do not fall */
  434. #define BOOSTNORM_MASK TX_POWER_BOOSTNORM_MASK
  435. #define TX_POWER_BOOSTNORM_SHIFT (0)
  436. #define TX_POWER_BOOSTP500_MASK 0x00000000UL /* This value sets the power applied during transmission at the 6.8 Mbps data rate frames that are less than 0.5 ms duration */
  437. #define BOOSTP500_MASK TX_POWER_BOOSTP500_MASK
  438. #define TX_POWER_BOOSTP500_SHIFT (8)
  439. #define TX_POWER_BOOSTP250_MASK 0x00000000UL /* This value sets the power applied during transmission at the 6.8 Mbps data rate frames that are less than 0.25 ms duration */
  440. #define BOOSTP250_MASK TX_POWER_BOOSTP250_MASK
  441. #define TX_POWER_BOOSTP250_SHIFT (16)
  442. #define TX_POWER_BOOSTP125_MASK 0x00000000UL /* This value sets the power applied during transmission at the 6.8 Mbps data rate frames that are less than 0.125 ms */
  443. #define BOOSTP125_MASK TX_POWER_BOOSTP125_MASK
  444. #define TX_POWER_BOOSTP125_SHIFT (24)
  445. /*mask and shift definition for Manual Transmit Power Control (DIS_STXP=1 in SYS_CFG)*/
  446. #define TX_POWER_MAN_DEFAULT 0x0E080222UL
  447. #define TX_POWER_TXPOWPHR_MASK 0x0000FF00UL /* This power setting is applied during the transmission of the PHY header (PHR) portion of the frame. */
  448. #define TX_POWER_TXPOWSD_MASK 0x00FF0000UL /* This power setting is applied during the transmission of the synchronisation header (SHR) and data portions of the frame. */
  449. /****************************************************************************//**
  450. * @brief Bit definitions for register CHAN_CTRL
  451. **/
  452. #define CHAN_CTRL_ID 0x1F /* Channel Control */
  453. #define CHAN_CTRL_LEN (4)
  454. /*mask and shift */
  455. #define CHAN_CTRL_MASK 0xFFFF00FFUL /* Channel Control Register access mask */
  456. #define CHAN_CTRL_TX_CHAN_MASK 0x0000000FUL /* Supported channels are 1, 2, 3, 4, 5, and 7.*/
  457. #define CHAN_CTRL_TX_CHAN_SHIFT (0) /* Bits 0..3 TX channel number 0-15 selection */
  458. #define CHAN_CTRL_RX_CHAN_MASK 0x000000F0UL
  459. #define CHAN_CTRL_RX_CHAN_SHIFT (4) /* Bits 4..7 RX channel number 0-15 selection */
  460. #define CHAN_CTRL_RXFPRF_MASK 0x000C0000UL /* Bits 18..19 Specify (Force) RX Pulse Repetition Rate: 00 = 4 MHz, 01 = 16 MHz, 10 = 64MHz. */
  461. #define CHAN_CTRL_RXFPRF_SHIFT (18)
  462. /* Specific RXFPRF configuration */
  463. #define CHAN_CTRL_RXFPRF_4 0x00000000UL /* Specify (Force) RX Pulse Repetition Rate: 00 = 4 MHz, 01 = 16 MHz, 10 = 64MHz. */
  464. #define CHAN_CTRL_RXFPRF_16 0x00040000UL /* Specify (Force) RX Pulse Repetition Rate: 00 = 4 MHz, 01 = 16 MHz, 10 = 64MHz. */
  465. #define CHAN_CTRL_RXFPRF_64 0x00080000UL /* Specify (Force) RX Pulse Repetition Rate: 00 = 4 MHz, 01 = 16 MHz, 10 = 64MHz. */
  466. #define CHAN_CTRL_TX_PCOD_MASK 0x07C00000UL /* Bits 22..26 TX Preamble Code selection, 1 to 24. */
  467. #define CHAN_CTRL_TX_PCOD_SHIFT (22)
  468. #define CHAN_CTRL_RX_PCOD_MASK 0xF8000000UL /* Bits 27..31 RX Preamble Code selection, 1 to 24. */
  469. #define CHAN_CTRL_RX_PCOD_SHIFT (27)
  470. /*offset 16 */
  471. #define CHAN_CTRL_DWSFD 0x00020000UL /* Bit 17 This bit enables a non-standard DecaWave proprietary SFD sequence. */
  472. #define CHAN_CTRL_DWSFD_SHIFT (17)
  473. #define CHAN_CTRL_TNSSFD 0x00100000UL /* Bit 20 Non-standard SFD in the transmitter */
  474. #define CHAN_CTRL_TNSSFD_SHIFT (20)
  475. #define CHAN_CTRL_RNSSFD 0x00200000UL /* Bit 21 Non-standard SFD in the receiver */
  476. #define CHAN_CTRL_RNSSFD_SHIFT (21)
  477. /****************************************************************************//**
  478. * @brief Bit definitions for register 0x20
  479. **/
  480. #define REG_20_ID_RESERVED 0x20
  481. /****************************************************************************//**
  482. * @brief Bit definitions for register USR_SFD
  483. * Please read User Manual : User defined SFD sequence
  484. **/
  485. #define USR_SFD_ID 0x21 /* User-specified short/long TX/RX SFD sequences */
  486. #define USR_SFD_LEN (41)
  487. /****************************************************************************//**
  488. * @brief Bit definitions for register
  489. **/
  490. #define REG_22_ID_RESERVED 0x22
  491. /****************************************************************************//**
  492. * @brief Bit definitions for register AGC_CTRL
  493. * Please take care to write to this register as doing so may cause the DW1000 to malfunction
  494. **/
  495. #define AGC_CTRL_ID 0x23 /* Automatic Gain Control configuration */
  496. #define AGC_CTRL_LEN (32)
  497. #define AGC_CFG_STS_ID AGC_CTRL_ID
  498. /* offset from AGC_CTRL_ID in bytes */
  499. #define AGC_CTRL1_OFFSET (0x02)
  500. #define AGC_CTRL1_LEN (2)
  501. #define AGC_CTRL1_MASK 0x0001 /* access mask to AGC configuration and control register */
  502. #define AGC_CTRL1_DIS_AM 0x0001 /* Disable AGC Measurement. The DIS_AM bit is set by default. */
  503. /* offset from AGC_CTRL_ID in bytes */
  504. /* Please take care not to write other values to this register as doing so may cause the DW1000 to malfunction */
  505. #define AGC_TUNE1_OFFSET (0x04)
  506. #define AGC_TUNE1_LEN (2)
  507. #define AGC_TUNE1_MASK 0xFFFF /* It is a 16-bit tuning register for the AGC. */
  508. #define AGC_TUNE1_16M 0x8870
  509. #define AGC_TUNE1_64M 0x889B
  510. /* offset from AGC_CTRL_ID in bytes */
  511. /* Please take care not to write other values to this register as doing so may cause the DW1000 to malfunction */
  512. #define AGC_TUNE2_OFFSET (0x0C)
  513. #define AGC_TUNE2_LEN (4)
  514. #define AGC_TUNE2_MASK 0xFFFFFFFFUL
  515. #define AGC_TUNE2_VAL 0X2502A907UL
  516. /* offset from AGC_CTRL_ID in bytes */
  517. /* Please take care not to write other values to this register as doing so may cause the DW1000 to malfunction */
  518. #define AGC_TUNE3_OFFSET (0x12)
  519. #define AGC_TUNE3_LEN (2)
  520. #define AGC_TUNE3_MASK 0xFFFF
  521. #define AGC_TUNE3_VAL 0X0055
  522. /* offset from AGC_CTRL_ID in bytes */
  523. #define AGC_STAT1_OFFSET (0x1E)
  524. #define AGC_STAT1_LEN (3)
  525. #define AGC_STAT1_MASK 0x0FFFFF
  526. #define AGC_STAT1_EDG1_MASK 0x0007C0 /* This 5-bit gain value relates to input noise power measurement. */
  527. #define AGC_STAT1_EDG2_MASK 0x0FF800 /* This 9-bit value relates to the input noise power measurement. */
  528. /****************************************************************************//**
  529. * @brief Bit definitions for register EXT_SYNC
  530. **/
  531. #define EXT_SYNC_ID 0x24 /* External synchronisation control */
  532. #define EXT_SYNC_LEN (12)
  533. /* offset from EXT_SYNC_ID in bytes */
  534. #define EC_CTRL_OFFSET (0x00)
  535. #define EC_CTRL_LEN (4)
  536. #define EC_CTRL_MASK 0x00000FFBUL /* sub-register 0x00 is the External clock synchronisation counter configuration register */
  537. #define EC_CTRL_OSTSM 0x00000001UL /* External transmit synchronisation mode enable */
  538. #define EC_CTRL_OSRSM 0x00000002UL /* External receive synchronisation mode enable */
  539. #define EC_CTRL_PLLLCK 0x04 /* PLL lock detect enable */
  540. #define EC_CTRL_OSTRM 0x00000800UL /* External timebase reset mode enable */
  541. #define EC_CTRL_WAIT_MASK 0x000007F8UL /* Wait counter used for external transmit synchronisation and external timebase reset */
  542. /* offset from EXT_SYNC_ID in bytes */
  543. #define EC_RXTC_OFFSET (0x04)
  544. #define EC_RXTC_LEN (4)
  545. #define EC_RXTC_MASK 0xFFFFFFFFUL /* External clock synchronisation counter captured on RMARKER */
  546. /* offset from EXT_SYNC_ID in bytes */
  547. #define EC_GOLP (0x08)
  548. #define EC_GOLP_LEN (4)
  549. #define EC_GOLP_MASK 0x0000003FUL /* sub-register 0x08 is the External clock offset to first path 1 GHz counter, EC_GOLP */
  550. #define EC_GOLP_OFFSET_EXT_MASK 0x0000003FUL /* This register contains the 1 GHz count from the arrival of the RMARKER and the next edge of the external clock. */
  551. /****************************************************************************//**
  552. * @brief Bit definitions for register ACC_MEM
  553. **/
  554. #define ACC_MEM_ID 0x25 /* Read access to accumulator data */
  555. #define ACC_MEM_LEN (4064)
  556. /****************************************************************************//**
  557. * @brief Bit definitions for register GPIO_CTRL
  558. **/
  559. #define GPIO_CTRL_ID 0x26 /* Peripheral register bus 1 access - GPIO control */
  560. #define GPIO_CTRL_LEN (44)
  561. /* offset from GPIO_CTRL in bytes */
  562. #define GPIO_MODE_OFFSET 0x00 /* sub-register 0x00 is the GPIO Mode Control Register */
  563. #define GPIO_MODE_LEN (4)
  564. #define GPIO_MODE_MASK 0x00FFFFC0UL
  565. #define GPIO_MSGP0_MASK 0x000000C0UL /* Mode Selection for GPIO0/RXOKLED */
  566. #define GPIO_MSGP1_MASK 0x00000300UL /* Mode Selection for GPIO1/SFDLED */
  567. #define GPIO_MSGP2_MASK 0x00000C00UL /* Mode Selection for GPIO2/RXLED */
  568. #define GPIO_MSGP3_MASK 0x00003000UL /* Mode Selection for GPIO3/TXLED */
  569. #define GPIO_MSGP4_MASK 0x0000C000UL /* Mode Selection for GPIO4/EXTPA */
  570. #define GPIO_MSGP5_MASK 0x00030000UL /* Mode Selection for GPIO5/EXTTXE */
  571. #define GPIO_MSGP6_MASK 0x000C0000UL /* Mode Selection for GPIO6/EXTRXE */
  572. #define GPIO_MSGP7_MASK 0x00300000UL /* Mode Selection for SYNC/GPIO7 */
  573. #define GPIO_MSGP8_MASK 0x00C00000UL /* Mode Selection for IRQ/GPIO8 */
  574. #define GPIO_PIN4_EXTPA 0x00004000UL /* The pin operates as the EXTTXE output */
  575. #define GPIO_PA_byte_no (2) /* byte offset for PA drive */
  576. #define GPIO_PIN4_EXTPA_8 0x40 /* The pin operates as the EXTPA output. byte */
  577. #define GPIO_PIN5_EXTTXE 0x00010000UL /* The pin operates as the EXTTXE output */
  578. #define GPIO_PIN6_EXTRXE 0x00040000UL /* The pin operates as the EXTRXE output */
  579. #define GPIO_LNA_byte_no (2) /* byte offset for LNA drive */
  580. #define GPIO_PIN5_EXTTXE_8 0x01 /* The pin operates as the EXTTXE output. byte */
  581. #define GPIO_PIN6_EXTRXE_8 0x04 /* The pin operates as the EXTRXE output. byte */
  582. /* offset from GPIO_CTRL in bytes */
  583. #define GPIO_DIR_OFFSET 0x08 /* sub-register 0x08 is the GPIO Direction Control Register */
  584. #define GPIO_DIR_LEN (3)
  585. #define GPIO_DIR_MASK 0x0011FFFFUL
  586. #define GxP0 0x00000001UL /* GPIO0 Only changed if the GxM0 mask bit has a value of 1 for the write operation*/
  587. #define GxP1 0x00000002UL /* GPIO1. (See GDP0). */
  588. #define GxP2 0x00000004UL /* GPIO2. (See GDP0). */
  589. #define GxP3 0x00000008UL /* GPIO3. (See GDP0). */
  590. #define GxP4 0x00000100UL /* GPIO4. (See GDP0). */
  591. #define GxP5 0x00000200UL /* GPIO5. (See GDP0). */
  592. #define GxP6 0x00000400UL /* GPIO6. (See GDP0). */
  593. #define GxP7 0x00000800UL /* GPIO7. (See GDP0). */
  594. #define GxP8 0x00010000UL /* GPIO8 */
  595. #define GxM0 0x00000010UL /* Mask for GPIO0 */
  596. #define GxM1 0x00000020UL /* Mask for GPIO1. (See GDM0). */
  597. #define GxM2 0x00000040UL /* Mask for GPIO2. (See GDM0). */
  598. #define GxM3 0x00000080UL /* Mask for GPIO3. (See GDM0). */
  599. #define GxM4 0x00001000UL /* Mask for GPIO4. (See GDM0). */
  600. #define GxM5 0x00002000UL /* Mask for GPIO5. (See GDM0). */
  601. #define GxM6 0x00004000UL /* Mask for GPIO6. (See GDM0). */
  602. #define GxM7 0x00008000UL /* Mask for GPIO7. (See GDM0). */
  603. #define GxM8 0x00100000UL /* Mask for GPIO8. (See GDM0). */
  604. #define GDP0 GxP0 /* Direction Selection for GPIO0. 1 = input, 0 = output. Only changed if the GDM0 mask bit has a value of 1 for the write operation*/
  605. #define GDP1 GxP1 /* Direction Selection for GPIO1. (See GDP0). */
  606. #define GDP2 GxP2 /* Direction Selection for GPIO2. (See GDP0). */
  607. #define GDP3 GxP3 /* Direction Selection for GPIO3. (See GDP0). */
  608. #define GDP4 GxP4 /* Direction Selection for GPIO4. (See GDP0). */
  609. #define GDP5 GxP5 /* Direction Selection for GPIO5. (See GDP0). */
  610. #define GDP6 GxP6 /* Direction Selection for GPIO6. (See GDP0). */
  611. #define GDP7 GxP7 /* Direction Selection for GPIO7. (See GDP0). */
  612. #define GDP8 GxP8 /* Direction Selection for GPIO8 */
  613. #define GDM0 GxM0 /* Mask for setting the direction of GPIO0 */
  614. #define GDM1 GxM1 /* Mask for setting the direction of GPIO1. (See GDM0). */
  615. #define GDM2 GxM2 /* Mask for setting the direction of GPIO2. (See GDM0). */
  616. #define GDM3 GxM3 /* Mask for setting the direction of GPIO3. (See GDM0). */
  617. #define GDM4 GxM4 /* Mask for setting the direction of GPIO4. (See GDM0). */
  618. #define GDM5 GxM5 /* Mask for setting the direction of GPIO5. (See GDM0). */
  619. #define GDM6 GxM6 /* Mask for setting the direction of GPIO6. (See GDM0). */
  620. #define GDM7 GxM7 /* Mask for setting the direction of GPIO7. (See GDM0). */
  621. #define GDM8 GxM8 /* Mask for setting the direction of GPIO8. (See GDM0). */
  622. /* offset from GPIO_CTRL in bytes */
  623. #define GPIO_DOUT_OFFSET 0x0C /* sub-register 0x0C is the GPIO data output register. */
  624. #define GPIO_DOUT_LEN (3)
  625. #define GPIO_DOUT_MASK GPIO_DIR_MASK
  626. /* offset from GPIO_CTRL in bytes */
  627. #define GPIO_IRQE_OFFSET 0x10 /* sub-register 0x10 is the GPIO interrupt enable register */
  628. #define GPIO_IRQE_LEN (4)
  629. #define GPIO_IRQE_MASK 0x000001FFUL
  630. #define GIRQx0 0x00000001UL /* IRQ bit0 */
  631. #define GIRQx1 0x00000002UL /* IRQ bit1 */
  632. #define GIRQx2 0x00000004UL /* IRQ bit2 */
  633. #define GIRQx3 0x00000008UL /* IRQ bit3 */
  634. #define GIRQx4 0x00000010UL /* IRQ bit4 */
  635. #define GIRQx5 0x00000020UL /* IRQ bit5 */
  636. #define GIRQx6 0x00000040UL /* IRQ bit6 */
  637. #define GIRQx7 0x00000080UL /* IRQ bit7 */
  638. #define GIRQx8 0x00000100UL /* IRQ bit8 */
  639. #define GIRQE0 GIRQx0 /* GPIO IRQ Enable for GPIO0 input. Value 1 = enable, 0 = disable*/
  640. #define GIRQE1 GIRQx1 /* */
  641. #define GIRQE2 GIRQx2 /* */
  642. #define GIRQE3 GIRQx3 /* */
  643. #define GIRQE4 GIRQx4 /* */
  644. #define GIRQE5 GIRQx5 /* */
  645. #define GIRQE6 GIRQx6 /* */
  646. #define GIRQE7 GIRQx7 /* */
  647. #define GIRQE8 GIRQx8 /* Value 1 = enable, 0 = disable */
  648. /* offset from GPIO_CTRL in bytes */
  649. #define GPIO_ISEN_OFFSET 0x14 /* sub-register 0x14 is the GPIO interrupt sense selection register */
  650. #define GPIO_ISEN_LEN (4)
  651. #define GPIO_ISEN_MASK GPIO_IRQE_MASK
  652. #define GISEN0 GIRQx0 /* GPIO IRQ Sense selection GPIO0 input. Value 0 = High or Rising-Edge, 1 = Low or falling-edge.*/
  653. #define GISEN1 GIRQx1 /* */
  654. #define GISEN2 GIRQx2 /* */
  655. #define GISEN3 GIRQx3 /* */
  656. #define GISEN4 GIRQx4 /* */
  657. #define GISEN5 GIRQx5 /* */
  658. #define GISEN6 GIRQx6 /* */
  659. #define GISEN7 GIRQx7 /* */
  660. #define GISEN8 GIRQx8 /* Value 0 = High or Rising-Edge, 1 = Low or falling-edge */
  661. /* offset from GPIO_CTRL in bytes */
  662. #define GPIO_IMODE_OFFSET 0x18 /* sub-register 0x18 is the GPIO interrupt mode selection register */
  663. #define GPIO_IMODE_LEN (4)
  664. #define GPIO_IMODE_MASK GPIO_IRQE_MASK
  665. #define GIMOD0 GIRQx0 /* GPIO IRQ Mode selection for GPIO0 input. Value 0 = Level sensitive interrupt. Value 1 = Edge triggered interrupt */
  666. #define GIMOD1 GIRQx1 /* */
  667. #define GIMOD2 GIRQx2 /* */
  668. #define GIMOD3 GIRQx3 /* */
  669. #define GIMOD4 GIRQx4 /* */
  670. #define GIMOD5 GIRQx5 /* */
  671. #define GIMOD6 GIRQx6 /* */
  672. #define GIMOD7 GIRQx7 /* */
  673. #define GIMOD8 GIRQx8 /* Value 0 = Level, 1 = Edge. */
  674. /* offset from EXT_SYNC_ID in bytes */
  675. #define GPIO_IBES_OFFSET 0x1C /* sub-register 0x1C is the GPIO interrupt “Both Edge” selection register */
  676. #define GPIO_IBES_LEN (4)
  677. #define GPIO_IBES_MASK GPIO_IRQE_MASK /* */
  678. #define GIBES0 GIRQx0 /* GPIO IRQ “Both Edge” selection for GPIO0 input. Value 0 = GPIO_IMODE register selects the edge. Value 1 = Both edges trigger the interrupt. */
  679. #define GIBES1 GIRQx1 /* */
  680. #define GIBES2 GIRQx2 /* */
  681. #define GIBES3 GIRQx3 /* */
  682. #define GIBES4 GIRQx4 /* */
  683. #define GIBES5 GIRQx5 /* */
  684. #define GIBES6 GIRQx6 /* */
  685. #define GIBES7 GIRQx7 /* */
  686. #define GIBES8 GIRQx8 /* Value 0 = use GPIO_IMODE, 1 = Both Edges */
  687. /* offset from GPIO_CTRL in bytes */
  688. #define GPIO_ICLR_OFFSET 0x20 /* sub-register 0x20 is the GPIO interrupt clear register */
  689. #define GPIO_ICLR_LEN (4)
  690. #define GPIO_ICLR_MASK GPIO_IRQE_MASK /* */
  691. #define GICLR0 GIRQx0 /* GPIO IRQ latch clear for GPIO0 input. Write 1 to clear the GPIO0 interrupt latch. Writing 0 has no effect. Reading returns zero */
  692. #define GICLR1 GIRQx1 /* */
  693. #define GICLR2 GIRQx2 /* */
  694. #define GICLR3 GIRQx3 /* */
  695. #define GICLR4 GIRQx4 /* */
  696. #define GICLR5 GIRQx5 /* */
  697. #define GICLR6 GIRQx6 /* */
  698. #define GICLR7 GIRQx7 /* */
  699. #define GICLR8 GIRQx8 /* Write 1 to clear the interrupt latch */
  700. /* offset from GPIO_CTRL in bytes */
  701. #define GPIO_IDBE_OFFSET 0x24 /* sub-register 0x24 is the GPIO interrupt de-bounce enable register */
  702. #define GPIO_IDBE_LEN (4)
  703. #define GPIO_IDBE_MASK GPIO_IRQE_MASK
  704. #define GIDBE0 GIRQx0 /* GPIO IRQ de-bounce enable for GPIO0. Value 1 = de-bounce enabled. Value 0 = de-bounce disabled */
  705. #define GIDBE1 GIRQx1 /* */
  706. #define GIDBE2 GIRQx2 /* */
  707. #define GIDBE3 GIRQx3 /* */
  708. #define GIDBE4 GIRQx4 /* */
  709. #define GIDBE5 GIRQx5 /* */
  710. #define GIDBE6 GIRQx6 /* */
  711. #define GIDBE7 GIRQx7 /* */
  712. #define GIDBE8 GIRQx8 /* Value 1 = de-bounce enabled, 0 = de-bounce disabled */
  713. /* offset from GPIO_CTRL in bytes */
  714. #define GPIO_RAW_OFFSET 0x28 /* sub-register 0x28 allows the raw state of the GPIO pin to be read. */
  715. #define GPIO_RAW_LEN (4)
  716. #define GPIO_RAW_MASK GPIO_IRQE_MASK
  717. #define GRAWP0 GIRQx0 /* This bit reflects the raw state of GPIO0 */
  718. #define GRAWP1 GIRQx1 /* */
  719. #define GRAWP2 GIRQx2 /* */
  720. #define GRAWP3 GIRQx3 /* */
  721. #define GRAWP4 GIRQx4 /* */
  722. #define GRAWP5 GIRQx5 /* */
  723. #define GRAWP6 GIRQx6 /* */
  724. #define GRAWP7 GIRQx7 /* */
  725. #define GRAWP8 GIRQx8 /* This bit reflects the raw state of GPIO8 */
  726. /****************************************************************************//**
  727. * @brief Bit definitions for register DRX_CONF
  728. * Digital Receiver configuration block
  729. **/
  730. #define DRX_CONF_ID 0x27 /* Digital Receiver configuration */
  731. #define DRX_CONF_LEN (44)
  732. /* offset from DRX_CONF_ID in bytes */
  733. #define DRX_TUNE0b_OFFSET (0x02) /* sub-register 0x02 is a 16-bit tuning register. */
  734. #define DRX_TUNE0b_LEN (2)
  735. #define DRX_TUNE0b_MASK 0xFFFF /* 7.2.40.2 Sub-Register 0x27:02 – DRX_TUNE0b */
  736. /* offset from DRX_CONF_ID in bytes */
  737. #define DRX_TUNE1a_OFFSET 0x04 /* 7.2.40.3 Sub-Register 0x27:04 – DRX_TUNE1a */
  738. #define DRX_TUNE1a_LEN (2)
  739. #define DRX_TUNE1a_MASK 0xFFFF
  740. /* offset from DRX_CONF_ID in bytes */
  741. #define DRX_TUNE1b_OFFSET 0x06 /* 7.2.40.4 Sub-Register 0x27:06 – DRX_TUNE1b */
  742. #define DRX_TUNE1b_LEN (2)
  743. #define DRX_TUNE1b_MASK 0xFFFF
  744. /* offset from DRX_CONF_ID in bytes */
  745. #define DRX_TUNE2_OFFSET 0x08 /* 7.2.40.5 Sub-Register 0x27:08 – DRX_TUNE2 */
  746. #define DRX_TUNE2_LEN (4)
  747. #define DRX_TUNE2_MASK 0xFFFFFFFFUL
  748. /* offset from DRX_CONF_ID in bytes */
  749. /* WARNING: Please do NOT set DRX_SFDTOC to zero (disabling SFD detection timeout)
  750. * since this risks IC malfunction due to prolonged receiver activity in the event of false preamble detection.
  751. */
  752. #define DRX_SFDTOC_OFFSET 0x20 /* 7.2.40.7 Sub-Register 0x27:20 – DRX_SFDTOC */
  753. #define DRX_SFDTOC_LEN (2)
  754. #define DRX_SFDTOC_MASK 0xFFFF
  755. /* offset from DRX_CONF_ID in bytes */
  756. #define DRX_PRETOC_OFFSET 0x24 /* 7.2.40.9 Sub-Register 0x27:24 – DRX_PRETOC */
  757. #define DRX_PRETOC_LEN (2)
  758. #define DRX_PRETOC_MASK 0xFFFF
  759. /* offset from DRX_CONF_ID in bytes */
  760. #define DRX_DRX_TUNE4HOFFSET 0x26 /* 7.2.40.10 Sub-Register 0x27:26 – DRX_TUNE4H */
  761. #define DRX_DRX_TUNE4H_LEN (2)
  762. #define DRX_DRX_TUNE4H_MASK 0xFFFF
  763. /****************************************************************************//**
  764. * @brief Bit definitions for register RF_CONF
  765. * Analog RF Configuration block
  766. * Refer to section 7.2.41 Register file: 0x28 – Analog RF configuration block
  767. **/
  768. #define RF_CONF_ID 0x28 /* Analog RF Configuration */
  769. #define RF_CONF_LEN (58)
  770. #define RF_CONF_TXEN_MASK 0x00400000UL /* TX enable */
  771. #define RF_CONF_RXEN_MASK 0x00200000UL /* RX enable */
  772. #define RF_CONF_TXPOW_MASK 0x001F0000UL /* turn on power all LDOs */
  773. #define RF_CONF_PLLEN_MASK 0x0000E000UL /* enable PLLs */
  774. #define RF_CONF_TXBLOCKSEN_MASK 0x00001F00UL /* enable TX blocks */
  775. #define RF_CONF_TXPLLPOWEN_MASK (RF_CONF_PLLEN_MASK | RF_CONF_TXPOW_MASK)
  776. #define RF_CONF_TXALLEN_MASK (RF_CONF_TXEN_MASK | RF_CONF_TXPOW_MASK | RF_CONF_PLLEN_MASK | RF_CONF_TXBLOCKSEN_MASK)
  777. /* offset from TX_CAL_ID in bytes */
  778. #define RF_RXCTRLH_OFFSET 0x0B /* */
  779. /* offset from TX_CAL_ID in bytes */
  780. #define RF_TXCTRL_OFFSET 0x0C /* Analog TX Control Register */
  781. #define RF_TXCTRL_LEN (4)
  782. #define RF_TXCTRL_TXMTUNE_MASK 0x000001E0UL /* Transmit mixer tuning register */
  783. #define RF_TXCTRL_TXTXMQ_MASK 0x00000E00UL /* Transmit mixer Q-factor tuning register */
  784. #define RF_TXCTRL_CH1 0x00005C40UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  785. #define RF_TXCTRL_CH2 0x00045CA0UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  786. #define RF_TXCTRL_CH3 0x00086CC0UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  787. #define RF_TXCTRL_CH4 0x00045C80UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  788. #define RF_TXCTRL_CH5 0x001E3FE0UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  789. #define RF_TXCTRL_CH7 0x001E7DE0UL /* 32-bit value to program to Sub-Register 0x28:0C – RF_TXCTRL */
  790. /* offset from TX_CAL_ID in bytes */
  791. #define RF_STATUS_OFFSET 0x2C /* */
  792. //#define RF_RXCTRLH_ 0x00000000UL /* */
  793. /****************************************************************************//**
  794. * @brief Bit definitions for register
  795. **/
  796. #define REG_29_ID_RESERVED 0x29
  797. /****************************************************************************//**
  798. * @brief Bit definitions for register TX_CAL
  799. * Refer to section 7.2.43 Register file: 0x2A – Transmitter Calibration block
  800. **/
  801. #define TX_CAL_ID 0x2A /* Transmitter calibration block */
  802. #define TX_CAL_LEN (52)
  803. /* offset from TX_CAL_ID in bytes */
  804. #define TC_SARL_SAR_C (0) /* SAR control */
  805. //#define TC_SARL_OFFSET 0x03 /* Transmitter Calibration – Latest SAR readings. RO */
  806. //#define TC_SARL_LEN (2)
  807. /*cause bug in register block TX_CAL, we need to read 1 byte in a time*/
  808. #define TC_SARL_SAR_LVBAT_OFFSET (3) /* Latest SAR reading for Voltage level */
  809. #define TC_SARL_SAR_LTEMP_OFFSET (4) /* Latest SAR reading for Temperature level */
  810. /* offset from TX_CAL_ID in bytes */
  811. //#define TC_SARW_OFFSET 0x06 /* Transmitter Calibration – SAR readings at last Wake-Up */
  812. //#define TC_SARW_LEN (2)
  813. #define TC_SARW_SAR_WTEMP_OFFSET 0x06 /* SAR reading of Temperature level taken at last wakeup event */
  814. #define TC_SARW_SAR_WVBAT_OFFSET 0x07 /* SAR reading of Voltage level taken at last wakeup event */
  815. /* offset from TX_CAL_ID in bytes */
  816. #define TC_PGDELAY_OFFSET 0x0B /* Transmitter Calibration – Pulse Generator Delay */
  817. #define TC_PGDELAY_LEN (1)
  818. #define TC_PGDELAY_CH1 0xC9 /* Recommended value for channel 1 */
  819. #define TC_PGDELAY_CH2 0xC2 /* Recommended value for channel 2 */
  820. #define TC_PGDELAY_CH3 0xC5 /* Recommended value for channel 3 */
  821. #define TC_PGDELAY_CH4 0x95 /* Recommended value for channel 4 */
  822. #define TC_PGDELAY_CH5 0xC0 /* Recommended value for channel 5 */
  823. #define TC_PGDELAY_CH7 0x93 /* Recommended value for channel 7 */
  824. /* offset from TX_CAL_ID in bytes */
  825. #define TC_PGTEST_OFFSET 0x0C /* Transmitter Calibration – Pulse Generator Test */
  826. #define TC_PGTEST_LEN (1)
  827. #define TC_PGTEST_NORMAL 0x00 /* Normal operation */
  828. #define TC_PGTEST_CW 0x13 /* Continuous Wave (CW) Test Mode */
  829. /****************************************************************************//**
  830. * @brief Bit definitions for register
  831. * Refer to section 7.2.44 Register file: 0x2B – Frequency synthesiser control block
  832. **/
  833. #define FS_CTRL_ID 0x2B /* Frequency synthesiser control block */
  834. #define FS_CTRL_LEN (21)
  835. /* offset from FS_CTRL_ID in bytes */
  836. #define FS_RES1_OFFSET 0x00 /* reserved area. Please take care not to write to this area as doing so may cause the DW1000 to malfunction. */
  837. #define FS_RES1_LEN (7)
  838. /* offset from FS_CTRL_ID in bytes */
  839. #define FS_PLLCFG_OFFSET 0x07 /* Frequency synthesiser – PLL configuration */
  840. #define FS_PLLCFG_LEN (5)
  841. #define FS_PLLCFG_CH1 0x09000407UL /* Operating Channel 1 */
  842. #define FS_PLLCFG_CH2 0x08400508UL /* Operating Channel 2 (same as 4) */
  843. #define FS_PLLCFG_CH3 0x08401009UL /* Operating Channel 3 */
  844. #define FS_PLLCFG_CH4 0x08400508UL /* Operating Channel 4 (same as 2) */
  845. #define FS_PLLCFG_CH5 0x0800041DUL /* Operating Channel 5 (same as 7) */
  846. #define FS_PLLCFG_CH7 0x0800041DUL /* Operating Channel 7 (same as 5) */
  847. /* offset from FS_CTRL_ID in bytes */
  848. #define FS_PLLTUNE_OFFSET 0x0B /* Frequency synthesiser – PLL Tuning */
  849. #define FS_PLLTUNE_LEN (1)
  850. #define FS_PLLTUNE_CH1 0x1E /* Operating Channel 1 */
  851. #define FS_PLLTUNE_CH2 0x26 /* Operating Channel 2 (same as 4) */
  852. #define FS_PLLTUNE_CH3 0x5E /* Operating Channel 3 */
  853. #define FS_PLLTUNE_CH4 0x26 /* Operating Channel 4 (same as 2) */
  854. #define FS_PLLTUNE_CH5 0xA6 /* Operating Channel 5 (same as 7) */
  855. #define FS_PLLTUNE_CH7 0xA6 /* Operating Channel 7 (same as 5) */
  856. /* offset from FS_CTRL_ID in bytes */
  857. #define FS_RES2_OFFSET 0x0C /* reserved area. Please take care not to write to this area as doing so may cause the DW1000 to malfunction. */
  858. #define FS_RES2_LEN (2)
  859. /* offset from FS_CTRL_ID in bytes */
  860. #define FS_XTALT_OFFSET 0x0E /* Frequency synthesiser – Crystal trim */
  861. #define FS_XTALT_LEN (1)
  862. #define FS_XTALT_MASK 0x1F /* Crystal Trim. Crystals may be trimmed using this register setting to tune out errors, see 8.1 – IC Calibration – Crystal Oscillator Trim. */
  863. /* offset from FS_CTRL_ID in bytes */
  864. #define FS_RES3_OFFSET 0x0F /* reserved area. Please take care not to write to this area as doing so may cause the DW1000 to malfunction. */
  865. #define FS_RES3_LEN (6)
  866. /****************************************************************************//**
  867. * @brief Bit definitions for register
  868. **/
  869. #define AON_ID 0x2C /* Always-On register set */
  870. #define AON_LEN (12)
  871. /* offset from AON_ID in bytes */
  872. #define AON_WCFG_OFFSET 0x00 /* used to control what the DW1000 IC does as it wakes up from low-power SLEEP or DEEPSLEEPstates. */
  873. #define AON_WCFG_LEN (2)
  874. #define AON_WCFG_MASK 0x09CB /* access mask to AON_WCFG register*/
  875. #define AON_WCFG_ONW_RADC 0x0001 /* On Wake-up Run the (temperature and voltage) Analog-to-Digital Convertors */
  876. #define AON_WCFG_ONW_RX 0x0002 /* On Wake-up turn on the Receiver */
  877. #define AON_WCFG_ONW_LEUI 0x0008 /* On Wake-up load the EUI from OTP memory into Register file: 0x01 – Extended Unique Identifier. */
  878. #define AON_WCFG_ONW_LDC 0x0040 /* On Wake-up load configurations from the AON memory into the host interface register set */
  879. #define AON_WCFG_ONW_L64P 0x0080 /* On Wake-up load the Length64 receiver operating parameter set */
  880. #define AON_WCFG_PRES_SLEEP 0x0100 /* Preserve Sleep. This bit determines what the DW1000 does with respect to the ARXSLP and ATXSLP sleep controls */
  881. #define AON_WCFG_ONW_LLDE 0x0800 /* On Wake-up load the LDE microcode. */
  882. /* offset from AON_ID in bytes */
  883. #define AON_CTRL_OFFSET 0x02 /* The bits in this register in general cause direct activity within the AON block with respect to the stored AON memory */
  884. #define AON_CTRL_LEN (1)
  885. #define AON_CTRL_MASK 0x8F /* access mask to AON_CTRL register */
  886. #define AON_CTRL_RESTORE 0x01 /* When this bit is set the DW1000 will copy the user configurations from the AON memory to the host interface register set. */
  887. #define AON_CTRL_SAVE 0x02 /* When this bit is set the DW1000 will copy the user configurations from the host interface register set into the AON memory */
  888. #define AON_CTRL_UPL_CFG 0x04 /* Upload the AON block configurations to the AON */
  889. #define AON_CTRL_DCA_READ 0x08 /* Direct AON memory access read */
  890. #define AON_CTRL_DCA_ENAB 0x80 /* Direct AON memory access enable bit */
  891. /* offset from AON_ID in bytes */
  892. #define AON_RDAT_OFFSET 0x03 /* AON Direct Access Read Data Result */
  893. #define AON_RDAT_LEN (1)
  894. /* offset from AON_ID in bytes */
  895. #define AON_ADDR_OFFSET 0x04 /* AON Direct Access Address */
  896. #define AON_ADDR_LEN (1)
  897. /* offset from AON_ID in bytes */
  898. #define AON_CFG0_OFFSET 0x06 /* 32-bit configuration register for the always on block. */
  899. #define AON_CFG0_LEN (4)
  900. #define AON_CFG0_SLEEP_EN 0x00000001UL /* This is the sleep enable configuration bit */
  901. #define AON_CFG0_WAKE_PIN 0x00000002UL /* Wake using WAKEUP pin */
  902. #define AON_CFG0_WAKE_SPI 0x00000004UL /* Wake using SPI access SPICSn */
  903. #define AON_CFG0_WAKE_CNT 0x00000008UL /* Wake when sleep counter elapses */
  904. #define AON_CFG0_LPDIV_EN 0x00000010UL /* Low power divider enable configuration */
  905. #define AON_CFG0_LPCLKDIVA_MASK 0x0000FFE0UL /* divider count for dividing the raw DW1000 XTAL oscillator frequency to set an LP clock frequency */
  906. #define AON_CFG0_LPCLKDIVA_SHIFT (5)
  907. #define AON_CFG0_SLEEP_TIM 0xFFFF0000UL /* Sleep time. This field configures the sleep time count elapse value */
  908. #define AON_CFG0_SLEEP_SHIFT (16)
  909. /* offset from AON_ID in bytes */
  910. #define AON_CFG1_OFFSET 0x0A
  911. #define AON_CFG1_LEN (2)
  912. #define AON_CFG1_MASK 0x0007 /* aceess mask to AON_CFG1 */
  913. #define AON_CFG1_SLEEP_CEN 0x0001 /* This bit enables the sleep counter */
  914. #define AON_CFG1_SMXX 0x0002 /* This bit needs to be set to 0 for correct operation in the SLEEP state within the DW1000 */
  915. #define AON_CFG1_LPOSC_CAL 0x0004 /* This bit enables the calibration function that measures the period of the IC’s internal low powered oscillator */
  916. /****************************************************************************//**
  917. * @brief Bit definitions for register OTP_IF
  918. * Refer to section 7.2.46 Register file: 0x2D – OTP Memory Interface
  919. **/
  920. #define OTP_IF_ID 0x2D /* One Time Programmable Memory Interface */
  921. #define OTP_IF_LEN (18)
  922. /* offset from OTP_IF_ID in bytes */
  923. #define OTP_WDAT 0x00 /* 32-bit register. The data value to be programmed into an OTP location */
  924. #define OTP_WDAT_LEN (4)
  925. /* offset from OTP_IF_ID in bytes */
  926. #define OTP_ADDR 0x04 /* 16-bit register used to select the address within the OTP memory block */
  927. #define OTP_ADDR_LEN (2)
  928. #define OTP_ADDR_MASK 0x07FF /* This 11-bit field specifies the address within OTP memory that will be accessed read or written. */
  929. /* offset from OTP_IF_ID in bytes */
  930. #define OTP_CTRL 0x06 /* used to control the operation of the OTP memory */
  931. #define OTP_CTRL_LEN (2)
  932. #define OTP_CTRL_MASK 0x8002
  933. #define OTP_CTRL_OTPRDEN 0x0001 /* This bit forces the OTP into manual read mode */
  934. #define OTP_CTRL_OTPREAD 0x0002 /* This bit commands a read operation from the address specified in the OTP_ADDR register */
  935. #define OTP_CTRL_LDELOAD 0x8000 /* This bit forces a load of LDE microcode */
  936. #define OTP_CTRL_OTPPROG 0x0040 /* Setting this bit will cause the contents of OTP_WDAT to be written to OTP_ADDR. */
  937. /* offset from OTP_IF_ID in bytes */
  938. #define OTP_STAT 0x08
  939. #define OTP_STAT_LEN (2)
  940. #define OTP_STAT_MASK 0x0003
  941. #define OTP_STAT_OTPPRGD 0x0001 /* OTP Programming Done */
  942. //#define OTP_STAT_OTPVLTOK 0x0002 /* OTP Programming Voltage OK */ !!!!!!!!!!!!
  943. /* offset from OTP_IF_ID in bytes */
  944. #define OTP_RDAT 0x0A /* 32-bit register. The data value read from an OTP location will appear here */
  945. #define OTP_RDAT_LEN (4)
  946. /* offset from OTP_IF_ID in bytes */
  947. #define OTP_SRDAT 0x0E /* 32-bit register. The data value stored in the OTP SR (0x400) location will appear here after power up */
  948. #define OTP_SRDAT_LEN (4)
  949. /* offset from OTP_IF_ID in bytes */
  950. #define OTP_SF 0x12 /*8-bit special function register used to select and load special receiver operational parameter */
  951. #define OTP_SF_LEN (1)
  952. #define OTP_SF_MASK 0x63
  953. #define OTP_SF_OPS_KICK 0x01 /* This bit when set initiates a load of the operating parameter set selected by the OPS_SEL */
  954. #define OTP_SF_LDO_KICK 0x02 /* This bit when set initiates a load of the LDO tune code */
  955. #define OTP_SF_OPS_SEL_L64 0x00 /* Operating parameter set selection: Length64 */
  956. #define OTP_SF_OPS_SEL_TIGHT 0x40 /* Operating parameter set selection: Tight */
  957. /****************************************************************************//**
  958. * @brief Bit definitions for register LDE_IF
  959. * Refer to section 7.2.47 Register file: 0x2E – Leading Edge Detection Interface
  960. * PLEASE NOTE: Other areas within the address space of Register file: 0x2E – Leading Edge Detection Interface
  961. * are reserved. To ensure proper operation of the LDE algorithm (i.e. to avoid loss of performance or a malfunction),
  962. * care must be taken not to write to any byte locations other than those defined in the sub-sections below.
  963. **/
  964. #define LDE_IF_ID 0x2E /* Leading edge detection control block */
  965. #define LDE_IF_LEN (0)
  966. /* offset from LDE_IF_ID in bytes */
  967. #define LDE_THRESH_OFFSET 0x0000 /* 16-bit status register reporting the threshold that was used to find the first path */
  968. #define LDE_THRESH_LEN (2)
  969. /* offset from LDE_IF_ID in bytes */
  970. #define LDE_CFG1_OFFSET 0x0806 /*8-bit configuration register*/
  971. #define LDE_CFG1_LEN (1)
  972. #define LDE_CFG1_NSTDEV_MASK 0x1F /* Number of Standard Deviations mask. */
  973. #define LDE_CFG1_PMULT_MASK 0xE0 /* Peak Multiplier mask. */
  974. /* offset from LDE_IF_ID in bytes */
  975. #define LDE_PPINDX_OFFSET 0x1000 /* reporting the position within the accumulator that the LDE algorithm has determined to contain the maximum */
  976. #define LDE_PPINDX_LEN (2)
  977. /* offset from LDE_IF_ID in bytes */
  978. #define LDE_PPAMPL_OFFSET 0x1002 /* reporting the magnitude of the peak signal seen in the accumulator data memory */
  979. #define LDE_PPAMPL_LEN (2)
  980. /* offset from LDE_IF_ID in bytes */
  981. #define LDE_RXANTD_OFFSET 0x1804 /* 16-bit configuration register for setting the receive antenna delay */
  982. #define LDE_RXANTD_LEN (2)
  983. /* offset from LDE_IF_ID in bytes */
  984. #define LDE_CFG2_OFFSET 0x1806 /* 16-bit LDE configuration tuning register */
  985. #define LDE_CFG2_LEN (2)
  986. /* offset from LDE_IF_ID in bytes */
  987. #define LDE_REPC_OFFSET 0x2804 /* 16-bit configuration register for setting the replica avoidance coefficient */
  988. #define LDE_REPC_LEN (2)
  989. /****************************************************************************//**
  990. * @brief Bit definitions for register DIG_DIAG
  991. * Digital Diagnostics interface.
  992. * It contains a number of sub-registers that give diagnostics information.
  993. **/
  994. #define DIG_DIAG_ID 0x2F /* Digital Diagnostics Interface */
  995. #define DIG_DIAG_LEN (41)
  996. /* offset from DIG_DIAG_ID in bytes */
  997. #define EVC_CTRL_OFFSET 0x00 /* Event Counter Control */
  998. #define EVC_CTRL_LEN (4)
  999. #define EVC_CTRL_MASK 0x00000003UL/* access mask to Register for bits should always be set to zero to avoid any malfunction of the device. */
  1000. #define EVC_EN 0x00000001UL/* Event Counters Enable bit */
  1001. #define EVC_CLR 0x00000002UL
  1002. /* offset from DIG_DIAG_ID in bytes */
  1003. #define EVC_PHE_OFFSET 0x04 /* PHR Error Event Counter */
  1004. #define EVC_PHE_LEN (2)
  1005. #define EVC_PHE_MASK 0x0FFF
  1006. /* offset from DIG_DIAG_ID in bytes */
  1007. #define EVC_RSE_OFFSET 0x06 /* Reed Solomon decoder (Frame Sync Loss) Error Event Counter */
  1008. #define EVC_RSE_LEN (2)
  1009. #define EVC_RSE_MASK 0x0FFF
  1010. /* offset from DIG_DIAG_ID in bytes */
  1011. #define EVC_FCG_OFFSET 0x08 /* The EVC_FCG field is a 12-bit counter of the frames received with good CRC/FCS sequence. */
  1012. #define EVC_FCG_LEN (2)
  1013. #define EVC_FCG_MASK 0x0FFF
  1014. /* offset from DIG_DIAG_ID in bytes */
  1015. #define EVC_FCE_OFFSET 0x0A /* The EVC_FCE field is a 12-bit counter of the frames received with bad CRC/FCS sequence. */
  1016. #define EVC_FCE_LEN (2)
  1017. #define EVC_FCE_MASK 0x0FFF
  1018. /* offset from DIG_DIAG_ID in bytes */
  1019. #define EVC_FFR_OFFSET 0x0C /* The EVC_FFR field is a 12-bit counter of the frames rejected by the receive frame filtering function. */
  1020. #define EVC_FFR_LEN (2)
  1021. #define EVC_FFR_MASK 0x0FFF
  1022. /* offset from DIG_DIAG_ID in bytes */
  1023. #define EVC_OVR_OFFSET 0x0E /* The EVC_OVR field is a 12-bit counter of receive overrun events */
  1024. #define EVC_OVR_LEN (2)
  1025. #define EVC_OVR_MASK 0x0FFF
  1026. /* offset from DIG_DIAG_ID in bytes */
  1027. #define EVC_STO_OFFSET 0x10 /* The EVC_STO field is a 12-bit counter of SFD Timeout Error events */
  1028. #define EVC_OVR_LEN (2)
  1029. #define EVC_OVR_MASK 0x0FFF
  1030. /* offset from DIG_DIAG_ID in bytes */
  1031. #define EVC_PTO_OFFSET 0x12 /* The EVC_PTO field is a 12-bit counter of Preamble detection Timeout events */
  1032. #define EVC_PTO_LEN (2)
  1033. #define EVC_PTO_MASK 0x0FFF
  1034. /* offset from DIG_DIAG_ID in bytes */
  1035. #define EVC_FWTO_OFFSET 0x14 /* The EVC_FWTO field is a 12-bit counter of receive frame wait timeout events */
  1036. #define EVC_FWTO_LEN (2)
  1037. #define EVC_FWTO_MASK 0x0FFF
  1038. /* offset from DIG_DIAG_ID in bytes */
  1039. #define EVC_TXFS_OFFSET 0x16 /* The EVC_TXFS field is a 12-bit counter of transmit frames sent. This is incremented every time a frame is sent */
  1040. #define EVC_TXFS_LEN (2)
  1041. #define EVC_TXFS_MASK 0x0FFF
  1042. /* offset from DIG_DIAG_ID in bytes */
  1043. #define EVC_HPW_OFFSET 0x18 /* The EVC_HPW field is a 12-bit counter of “Half Period Warnings”. */
  1044. #define EVC_HPW_LEN (2)
  1045. #define EVC_HPW_MASK 0x0FFF
  1046. /* offset from DIG_DIAG_ID in bytes */
  1047. #define EVC_TPW_OFFSET 0x1A /* The EVC_TPW field is a 12-bit counter of “Transmitter Power-Up Warnings”. */
  1048. #define EVC_TPW_LEN (2)
  1049. #define EVC_TPW_MASK 0x0FFF
  1050. /* offset from DIG_DIAG_ID in bytes */
  1051. #define EVC_RES1_OFFSET 0x1C /* Please take care not to write to this register as doing so may cause the DW1000 to malfunction. */
  1052. /* offset from DIG_DIAG_ID in bytes */
  1053. #define DIAG_TMC_OFFSET 0x24
  1054. #define DIAG_TMC_LEN (2)
  1055. #define DIAG_TMC_MASK 0x0010
  1056. #define DIAG_TMC_TX_PSTM 0x0010 /* This test mode is provided to help support regulatory approvals spectral testing. When the TX_PSTM bit is set it enables a repeating transmission of the data from the TX_BUFFER */
  1057. /****************************************************************************//**
  1058. * @brief Bit definitions for register 0x30-0x35
  1059. * Please take care not to write to these registers as doing so may cause the DW1000 to malfunction.
  1060. **/
  1061. #define REG_30_ID_RESERVED 0x30
  1062. #define REG_31_ID_RESERVED 0x31
  1063. #define REG_32_ID_RESERVED 0x32
  1064. #define REG_33_ID_RESERVED 0x33
  1065. #define REG_34_ID_RESERVED 0x34
  1066. #define REG_35_ID_RESERVED 0x35
  1067. /****************************************************************************//**
  1068. * @brief Bit definitions for register PMSC
  1069. **/
  1070. #define PMSC_ID 0x36 /* Power Management System Control Block */
  1071. #define PMSC_LEN (48)
  1072. /* offset from PMSC_ID in bytes */
  1073. #define PMSC_CTRL0_OFFSET 0x00
  1074. #define PMSC_CTRL0_LEN (4)
  1075. #define PMSC_CTRL0_MASK 0xF08F847FUL /* access mask to register PMSC_CTRL0 */
  1076. #define PMSC_CTRL0_SYSCLKS_AUTO 0x00000000UL /* The system clock will run off the 19.2 MHz XTI clock until the PLL is calibrated and locked, then it will switch over the 125 MHz PLL clock */
  1077. #define PMSC_CTRL0_SYSCLKS_19M 0x00000001UL /* Force system clock to be the 19.2 MHz XTI clock. */
  1078. #define PMSC_CTRL0_SYSCLKS_125M 0x00000002UL /* Force system clock to the 125 MHz PLL clock. */
  1079. #define PMSC_CTRL0_RXCLKS_AUTO 0x00000000UL /* The RX clock will be disabled until it is required for an RX operation */
  1080. #define PMSC_CTRL0_RXCLKS_19M 0x00000004UL /* Force RX clock enable and sourced clock from the 19.2 MHz XTI clock */
  1081. #define PMSC_CTRL0_RXCLKS_125M 0x00000008UL /* Force RX clock enable and sourced from the 125 MHz PLL clock */
  1082. #define PMSC_CTRL0_RXCLKS_OFF 0x0000000CUL /* Force RX clock off. */
  1083. #define PMSC_CTRL0_TXCLKS_AUTO 0x00000000UL /* The TX clock will be disabled until it is required for a TX operation */
  1084. #define PMSC_CTRL0_TXCLKS_19M 0x00000010UL /* Force TX clock enable and sourced clock from the 19.2 MHz XTI clock */
  1085. #define PMSC_CTRL0_TXCLKS_125M 0x00000020UL /* Force TX clock enable and sourced from the 125 MHz PLL clock */
  1086. #define PMSC_CTRL0_TXCLKS_OFF 0x00000030UL /* Force TX clock off */
  1087. #define PMSC_CTRL0_FACE 0x00000040UL /* Force Accumulator Clock Enable */
  1088. /* offset from PMSC_ID in bytes */
  1089. #define PMSC_CTRL1_OFFSET 0x04
  1090. #define PMSC_CTRL1_LEN (4)
  1091. #define PMSC_CTRL1_MASK 0xFC02F802UL /* access mask to register PMSC_CTRL1 */
  1092. #define PMSC_CTRL1_ARX2INIT 0x00000002UL /* Automatic transition from receive mode into the INIT state */
  1093. #define PMSC_CTRL1_ATXSLP 0x00000800UL /* If this bit is set then the DW1000 will automatically transition into SLEEP or DEEPSLEEP mode after transmission of a frame */
  1094. #define PMSC_CTRL1_ARXSLP 0x00001000UL /* this bit is set then the DW1000 will automatically transition into SLEEP mode after a receive attempt */
  1095. #define PMSC_CTRL1_SNOZE 0x00002000UL /* Snooze Enable */
  1096. #define PMSC_CTRL1_SNOZR 0x00004000UL /* The SNOZR bit is set to allow the snooze timer to repeat twice */
  1097. #define PMSC_CTRL1_PLLSYN 0x00008000UL /* This enables a special 1 GHz clock used for some external SYNC modes */
  1098. #define PMSC_CTRL1_LDERUNE 0x00020000UL /* This bit enables the running of the LDE algorithm */
  1099. #define PMSC_CTRL1_KHZCLKDIV_MASK 0xFC000000UL /* Kilohertz clock divisor */
  1100. #define PMSC_CTRL1_PKTSEQ_DISABLE 0x00 /* writing this to PMSC CONTROL 1 register (bits 10-3) disables PMSC control of analog RF subsystems */
  1101. #define PMSC_CTRL1_PKTSEQ_ENABLE 0xE7 /* writing this to PMSC CONTROL 1 register (bits 10-3) enables PMSC control of analog RF subsystems */
  1102. /* offset from PMSC_ID in bytes */
  1103. #define PMSC_RES1_OFFSET 0x08
  1104. /* offset from PMSC_ID in bytes */
  1105. #define PMSC_SNOZT_OFFSET 0x0C /* PMSC Snooze Time Register */
  1106. #define PMSC_SNOZT_LEN (1)
  1107. /* offset from PMSC_ID in bytes */
  1108. #define PMSC_RES2_OFFSET 0x10
  1109. /* offset from PMSC_ID in bytes */
  1110. #define PMSC_RES3_OFFSET 0x24
  1111. /* offset from PMSC_ID in bytes */
  1112. #define PMSC_TXFINESEQ_OFFSET 0x26 /* Writing PMSC_TXFINESEQ_DIS_MASK disables fine grain sequencing in the transmitter*/
  1113. #define PMSC_TXFINESEQ_DIS_MASK (0x0)
  1114. #define PMSC_TXFINESEQ_EN_MASK (0B74) /* Writing PMSC_TXFINESEQ_EN_MASK enables fine grain sequencing in the transmitter*/
  1115. /* offset from PMSC_ID in bytes */
  1116. #define PMSC_LEDC_OFFSET 0x28
  1117. #define PMSC_LEDC_LEN (4)
  1118. #define PMSC_LEDC_MASK 0x000001FFUL /* 32-bit LED control register. */
  1119. #define PMSC_LEDC_BLINK_TIM_MASK 0x000000FFUL /* This field determines how long the LEDs remain lit after an event that causes them to be set on. default 0x20 give 0x20 * 14mS = 400mS */
  1120. #define PMSC_LEDC_BLNKEN 0x00000100UL /* Blink Enable. When this bit is set to 1 the LED blink feature is enabled. */
  1121. /****************************************************************************//**
  1122. * @brief Bit definitions for register 0x37-0x3F
  1123. * Please take care not to write to these registers as doing so may cause the DW1000 to malfunction.
  1124. **/
  1125. #define REG_37_ID_RESERVED 0x37
  1126. #define REG_38_ID_RESERVED 0x38
  1127. #define REG_39_ID_RESERVED 0x39
  1128. #define REG_3A_ID_RESERVED 0x3A
  1129. #define REG_3B_ID_RESERVED 0x3B
  1130. #define REG_3C_ID_RESERVED 0x3C
  1131. #define REG_3D_ID_RESERVED 0x3D
  1132. #define REG_3E_ID_RESERVED 0x3E
  1133. #define REG_3F_ID_RESERVED 0x3F
  1134. /* END DW1000 REGISTER DEFINITION */
  1135. typedef struct _err_cnt_
  1136. {
  1137. unsigned int overRunCount;
  1138. unsigned int rxPHECount;
  1139. unsigned int rxFCECount;
  1140. unsigned int rxFSLCount;
  1141. unsigned int rxSFDTOCount;
  1142. unsigned int rxPTOCount;
  1143. unsigned int rxOtherCount;
  1144. }stDeviceErrorCount;
  1145. extern stDeviceErrorCount errorCount;
  1146. #ifdef __cplusplus
  1147. }
  1148. #endif
  1149. #endif